|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef __INTEL_IOMMU_H__ |
|
|
#define __INTEL_IOMMU_H__ |
|
|
|
|
|
#include "libcflat.h" |
|
|
#include "vm.h" |
|
|
#include "isr.h" |
|
|
#include "smp.h" |
|
|
#include "desc.h" |
|
|
#include "pci.h" |
|
|
#include "asm/io.h" |
|
|
#include "apic.h" |
|
|
|
|
|
#define Q35_HOST_BRIDGE_IOMMU_ADDR 0xfed90000ULL |
|
|
#define VTD_PAGE_SHIFT PAGE_SHIFT |
|
|
#define VTD_PAGE_SIZE PAGE_SIZE |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#define DMAR_VER_REG 0x0 |
|
|
#define DMAR_CAP_REG 0x8 |
|
|
#define DMAR_CAP_REG_HI 0xc |
|
|
#define DMAR_ECAP_REG 0x10 |
|
|
#define DMAR_ECAP_REG_HI 0X14 |
|
|
#define DMAR_GCMD_REG 0x18 |
|
|
#define DMAR_GSTS_REG 0x1c |
|
|
#define DMAR_RTADDR_REG 0x20 |
|
|
#define DMAR_RTADDR_REG_HI 0X24 |
|
|
#define DMAR_CCMD_REG 0x28 |
|
|
#define DMAR_CCMD_REG_HI 0x2c |
|
|
#define DMAR_FSTS_REG 0x34 |
|
|
#define DMAR_FECTL_REG 0x38 |
|
|
#define DMAR_FEDATA_REG 0x3c |
|
|
#define DMAR_FEADDR_REG 0x40 |
|
|
#define DMAR_FEUADDR_REG 0x44 |
|
|
#define DMAR_AFLOG_REG 0x58 |
|
|
#define DMAR_AFLOG_REG_HI 0X5c |
|
|
#define DMAR_PMEN_REG 0x64 |
|
|
#define DMAR_PLMBASE_REG 0x68 |
|
|
#define DMAR_PLMLIMIT_REG 0x6c |
|
|
#define DMAR_PHMBASE_REG 0x70 |
|
|
#define DMAR_PHMBASE_REG_HI 0X74 |
|
|
#define DMAR_PHMLIMIT_REG 0x78 |
|
|
#define DMAR_PHMLIMIT_REG_HI 0x7c |
|
|
#define DMAR_IQH_REG 0x80 |
|
|
#define DMAR_IQH_REG_HI 0X84 |
|
|
#define DMAR_IQT_REG 0x88 |
|
|
#define DMAR_IQT_REG_HI 0X8c |
|
|
#define DMAR_IQA_REG 0x90 |
|
|
#define DMAR_IQA_REG_HI 0x94 |
|
|
#define DMAR_ICS_REG 0x9c |
|
|
#define DMAR_IRTA_REG 0xb8 |
|
|
#define DMAR_IRTA_REG_HI 0xbc |
|
|
#define DMAR_IECTL_REG 0xa0 |
|
|
#define DMAR_IEDATA_REG 0xa4 |
|
|
#define DMAR_IEADDR_REG 0xa8 |
|
|
#define DMAR_IEUADDR_REG 0xac |
|
|
#define DMAR_PQH_REG 0xc0 |
|
|
#define DMAR_PQH_REG_HI 0xc4 |
|
|
#define DMAR_PQT_REG 0xc8 |
|
|
#define DMAR_PQT_REG_HI 0xcc |
|
|
#define DMAR_PQA_REG 0xd0 |
|
|
#define DMAR_PQA_REG_HI 0xd4 |
|
|
#define DMAR_PRS_REG 0xdc |
|
|
#define DMAR_PECTL_REG 0xe0 |
|
|
#define DMAR_PEDATA_REG 0xe4 |
|
|
#define DMAR_PEADDR_REG 0xe8 |
|
|
#define DMAR_PEUADDR_REG 0xec |
|
|
#define DMAR_MTRRCAP_REG 0x100 |
|
|
#define DMAR_MTRRCAP_REG_HI 0x104 |
|
|
#define DMAR_MTRRDEF_REG 0x108 |
|
|
#define DMAR_MTRRDEF_REG_HI 0x10c |
|
|
|
|
|
#define VTD_GCMD_IR_TABLE 0x1000000 |
|
|
#define VTD_GCMD_IR 0x2000000 |
|
|
#define VTD_GCMD_QI 0x4000000 |
|
|
#define VTD_GCMD_WBF 0x8000000 |
|
|
#define VTD_GCMD_SFL 0x20000000 |
|
|
#define VTD_GCMD_ROOT 0x40000000 |
|
|
#define VTD_GCMD_DMAR 0x80000000 |
|
|
#define VTD_GCMD_ONE_SHOT_BITS (VTD_GCMD_IR_TABLE | VTD_GCMD_WBF | \ |
|
|
VTD_GCMD_SFL | VTD_GCMD_ROOT) |
|
|
|
|
|
|
|
|
#define VTD_CAP_SAGAW_SHIFT 8 |
|
|
|
|
|
#define VTD_CAP_SAGAW_39bit (0x2ULL << VTD_CAP_SAGAW_SHIFT) |
|
|
|
|
|
#define VTD_CAP_SAGAW_48bit (0x4ULL << VTD_CAP_SAGAW_SHIFT) |
|
|
#define VTD_CAP_SAGAW VTD_CAP_SAGAW_39bit |
|
|
|
|
|
|
|
|
#define VTD_CAP_SLLPS ((1ULL << 34) | (1ULL << 35)) |
|
|
|
|
|
#define VTD_CONTEXT_TT_MULTI_LEVEL 0 |
|
|
#define VTD_CONTEXT_TT_DEV_IOTLB 1 |
|
|
#define VTD_CONTEXT_TT_PASS_THROUGH 2 |
|
|
|
|
|
#define VTD_PTE_R (1 << 0) |
|
|
#define VTD_PTE_W (1 << 1) |
|
|
#define VTD_PTE_RW (VTD_PTE_R | VTD_PTE_W) |
|
|
#define VTD_PTE_ADDR GENMASK_ULL(63, 12) |
|
|
#define VTD_PTE_HUGE (1 << 7) |
|
|
|
|
|
extern void *vtd_reg_base; |
|
|
#define vtd_reg(reg) ({ assert(vtd_reg_base); \ |
|
|
(volatile void *)(vtd_reg_base + reg); }) |
|
|
|
|
|
static inline void vtd_writel(unsigned int reg, uint32_t value) |
|
|
{ |
|
|
__raw_writel(value, vtd_reg(reg)); |
|
|
} |
|
|
|
|
|
static inline void vtd_writeq(unsigned int reg, uint64_t value) |
|
|
{ |
|
|
__raw_writeq(value, vtd_reg(reg)); |
|
|
} |
|
|
|
|
|
static inline uint32_t vtd_readl(unsigned int reg) |
|
|
{ |
|
|
return __raw_readl(vtd_reg(reg)); |
|
|
} |
|
|
|
|
|
static inline uint64_t vtd_readq(unsigned int reg) |
|
|
{ |
|
|
return __raw_readq(vtd_reg(reg)); |
|
|
} |
|
|
|
|
|
void vtd_init(void); |
|
|
void vtd_map_range(uint16_t sid, phys_addr_t iova, phys_addr_t pa, size_t size); |
|
|
bool vtd_setup_msi(struct pci_dev *dev, int vector, int dest_id); |
|
|
void vtd_setup_ioapic_irq(struct pci_dev *dev, int vector, |
|
|
int dest_id, trigger_mode_t trigger); |
|
|
|
|
|
#endif |
|
|
|