|
// Auto-generated file. Do not edit! |
|
// Template: src/f16-gemm/1x8-aarch64-neonfp16arith-ld64.S.in |
|
// Generator: tools/xngen |
|
// |
|
// Copyright 2020 Google LLC |
|
// |
|
// This source code is licensed under the BSD-style license found in the |
|
// LICENSE file in the root directory of this source tree. |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
BEGIN_FUNCTION xnn_f16_gemminc_minmax_ukernel_1x8__asm_aarch64_neonfp16arith_ld64 |
|
|
|
|
|
LDP x14, x15, [sp] |
|
|
|
LDR x8, [sp, 16] |
|
|
|
|
|
LD2R {v4.8h, v5.8h}, [x8] |
|
0: |
|
|
|
LDR q24, [x15], 16 |
|
|
|
MOVI v26.8h, 0 // second set of C for pipelining FMLA |
|
|
|
|
|
SUBS x0, x2, 8 // k = kc - 8 |
|
|
|
B.LO 3f |
|
|
|
|
|
1: |
|
LDR d0, [x3], 8 |
|
LDR q20, [x5, 0] |
|
LDR q21, [x5, 16] |
|
LDR q22, [x5, 32] |
|
LDR q23, [x5, 48] |
|
SUBS x0, x0, 8 |
|
FMLA v24.8h, v20.8h, v0.h[0] |
|
FMLA v26.8h, v21.8h, v0.h[1] |
|
FMLA v24.8h, v22.8h, v0.h[2] |
|
FMLA v26.8h, v23.8h, v0.h[3] |
|
ADD x5, x5, 64 |
|
B.HS 1b |
|
|
|
|
|
TBNZ x0, 2, 4f |
|
|
|
TBNZ x0, 1, 5f |
|
|
|
2: |
|
FADD v24.8h, v24.8h, v26.8h |
|
SUBS x1, x1, 8 |
|
|
|
|
|
FMAX v24.8h, v24.8h, v4.8h |
|
FMIN v24.8h, v24.8h, v5.8h |
|
|
|
|
|
B.LO 6f |
|
|
|
ST1 {v24.16b}, [x6], x14 |
|
SUB x3, x3, x2 // a0 -= kc |
|
|
|
B.HI 0b |
|
RET |
|
|
|
3: |
|
TBZ x0, 2, 5f |
|
4: |
|
|
|
LDR s0, [x3], 4 |
|
LDR q20, [x5], 16 |
|
LDR q21, [x5], 16 |
|
FMLA v24.8h, v20.8h, v0.h[0] |
|
FMLA v26.8h, v21.8h, v0.h[1] |
|
TBZ x0, 1, 2b |
|
|
|
5: |
|
|
|
LDR h0, [x3], 2 |
|
LDR q20, [x5], 16 |
|
FMLA v24.8h, v20.8h, v0.h[0] |
|
B 2b |
|
|
|
|
|
6: |
|
TBZ x1, 2, 7f |
|
STR d24, [x6], 8 |
|
DUP d24, v24.d[1] |
|
|
|
7: |
|
TBZ x1, 1, 8f |
|
STR s24, [x6], 4 |
|
DUP s24, v24.s[1] |
|
|
|
8: |
|
TBZ x1, 0, 9f |
|
STR h24, [x6] |
|
9: |
|
RET |
|
|
|
END_FUNCTION xnn_f16_gemminc_minmax_ukernel_1x8__asm_aarch64_neonfp16arith_ld64 |
|
|
|
|
|
.section ".note.GNU-stack","",%progbits |
|
|
|
|